summaryrefslogtreecommitdiff
path: root/arch/arm64/boot/dts/freescale/imx8qxp-ss-dc.dtsi
diff options
context:
space:
mode:
authorLiu Ying <victor.liu@nxp.com>2019-08-08 13:06:11 +0800
committerDong Aisheng <aisheng.dong@nxp.com>2019-11-25 16:05:45 +0800
commited49c29a999e381ccb30d94cdc144130bc50fe5b (patch)
tree008daad328fbcf48351179568d0d9bc0d39d8929 /arch/arm64/boot/dts/freescale/imx8qxp-ss-dc.dtsi
parentef80f59c77d4776b7309bf111cb50ab6aedb4933 (diff)
arm64: imx8-ss-dc0/1.dtsi: Add common dpu clocks
Currently, all DPUs in i.MX8qm/qxp have the same clocks - pll0/1, bypass0 and disp0/1. So add the common clocks in imx8-ss-dc0/1.dtsi. Signed-off-by: Liu Ying <victor.liu@nxp.com>
Diffstat (limited to 'arch/arm64/boot/dts/freescale/imx8qxp-ss-dc.dtsi')
-rw-r--r--arch/arm64/boot/dts/freescale/imx8qxp-ss-dc.dtsi5
1 files changed, 0 insertions, 5 deletions
diff --git a/arch/arm64/boot/dts/freescale/imx8qxp-ss-dc.dtsi b/arch/arm64/boot/dts/freescale/imx8qxp-ss-dc.dtsi
index 98530941c91d..aee2647a36dd 100644
--- a/arch/arm64/boot/dts/freescale/imx8qxp-ss-dc.dtsi
+++ b/arch/arm64/boot/dts/freescale/imx8qxp-ss-dc.dtsi
@@ -6,11 +6,6 @@
&dpu1 {
compatible = "fsl,imx8qxp-dpu";
- clocks = <&clk IMX_SC_R_DC_0_PLL_0 IMX_SC_PM_CLK_PLL>,
- <&clk IMX_SC_R_DC_0_PLL_1 IMX_SC_PM_CLK_PLL>,
- <&clk IMX_SC_R_DC_0 IMX_SC_PM_CLK_MISC0>,
- <&clk IMX_SC_R_DC_0 IMX_SC_PM_CLK_MISC1>;
- clock-names = "pll0", "pll1", "disp0", "disp1";
dpu_disp0: port@0 {
reg = <0>;