summaryrefslogtreecommitdiff
path: root/arch/arm/mach-tegra/tegra3_clocks.c
diff options
context:
space:
mode:
authorAlex Frid <afrid@nvidia.com>2011-07-07 18:36:50 -0700
committerVarun Colbert <vcolbert@nvidia.com>2011-07-12 15:27:43 -0700
commite2903e8475cded2d46e7f51dd07776e060a10016 (patch)
tree66f84c606d0fd194ea3021e3f23f233cf2510cb7 /arch/arm/mach-tegra/tegra3_clocks.c
parent7e19b2bc603bfb3c5a842572a1c3f66aff3c9f13 (diff)
ARM: tegra: clock: Update Tegra3 PLLE spread settings
Bug 818305 Change-Id: I2560c342c1ad152f1563a29d7a3618c50ded7ef2 Reviewed-on: http://git-master/r/40113 Reviewed-by: Varun Colbert <vcolbert@nvidia.com> Tested-by: Varun Colbert <vcolbert@nvidia.com>
Diffstat (limited to 'arch/arm/mach-tegra/tegra3_clocks.c')
-rw-r--r--arch/arm/mach-tegra/tegra3_clocks.c4
1 files changed, 2 insertions, 2 deletions
diff --git a/arch/arm/mach-tegra/tegra3_clocks.c b/arch/arm/mach-tegra/tegra3_clocks.c
index a052ee25502f..c546bcbe6923 100644
--- a/arch/arm/mach-tegra/tegra3_clocks.c
+++ b/arch/arm/mach-tegra/tegra3_clocks.c
@@ -276,8 +276,8 @@
#define PLLE_SS_COEFFICIENTS_MASK \
(PLLE_SS_INCINTRV_MASK | PLLE_SS_INC_MASK | PLLE_SS_MAX_MASK)
#define PLLE_SS_COEFFICIENTS_12MHZ \
- ((0x1d<<PLLE_SS_INCINTRV_SHIFT) | (0x1<<PLLE_SS_INC_SHIFT) | \
- (0x29<<PLLE_SS_MAX_SHIFT))
+ ((0x18<<PLLE_SS_INCINTRV_SHIFT) | (0x1<<PLLE_SS_INC_SHIFT) | \
+ (0x24<<PLLE_SS_MAX_SHIFT))
#define PLLE_SS_DISABLE ((1<<12) | (1<<11) | (1<<10))
#define PLLE_AUX 0x48c