diff options
-rw-r--r-- | Documentation/devicetree/bindings/pinctrl/fsl,imx8qm-pinctrl.txt | 57 | ||||
-rw-r--r-- | drivers/pinctrl/freescale/Kconfig | 8 | ||||
-rw-r--r-- | drivers/pinctrl/freescale/Makefile | 1 | ||||
-rw-r--r-- | drivers/pinctrl/freescale/pinctrl-imx8qm.c | 368 |
4 files changed, 434 insertions, 0 deletions
diff --git a/Documentation/devicetree/bindings/pinctrl/fsl,imx8qm-pinctrl.txt b/Documentation/devicetree/bindings/pinctrl/fsl,imx8qm-pinctrl.txt new file mode 100644 index 000000000000..26fb0f8b0c02 --- /dev/null +++ b/Documentation/devicetree/bindings/pinctrl/fsl,imx8qm-pinctrl.txt @@ -0,0 +1,57 @@ +* Freescale i.MX8QM IOMUX Controller + +Required properties: +- compatible: "fsl,imx8qm-iomuxc" +- fsl,pins: each entry consists of 2 integers. Its format is + <pin_id pin_config>. + +pin_config definition: +- i.MX8QM have different pad types, please refer to below pad + register definitions, the pinctrl driver will just write the + pin_config into the hardware register. + +typedef union _hw_pad_iomux +{ + uint32_t U; + struct _hw_pad_iomux_bitfields0 + { + uint32_t GP : 19; /*!< [18:0] GP controls. */ + uint32_t WAKEUP : 3; /*!< [21:19] Wakeup controls. */ + uint32_t WAKEUP_ENB : 1; /*!< [22] Wakeup write enable. */ + uint32_t LPCONFIG : 2; /*!< [24:23] Low-power config. */ + uint32_t CONFIG : 2; /*!< [26:25] Config. */ + uint32_t IFMUX : 3; /*!< [29:27] Mux. */ + uint32_t GP_ENB : 1; /*!< [30] GP write enable. */ + uint32_t IFMUX_ENB : 1; /*!< [31] Mux write enable. */ + } B; + struct _hw_pad_iomux_28fdsoi + { + uint32_t DSE : 3; /*!< [2:0] Drive strength. */ + uint32_t _reserved1 : 2; /*!< [4:3] */ + uint32_t PS : 2; /*!< [6:5] Pull select. */ + uint32_t _reserved2 : 12; /*!< [18:7] */ + uint32_t WAKEUP : 3; /*!< [21:19] Wakeup controls. */ + uint32_t WAKEUP_ENB : 1; /*!< [22] Wakeup write enable. */ + uint32_t LPCONFIG : 2; /*!< [24:23] Low-power config. */ + uint32_t CONFIG : 2; /*!< [26:25] Config. */ + uint32_t IFMUX : 3; /*!< [29:27] Mux. */ + uint32_t GP_ENB : 1; /*!< [30] GP write enable. */ + uint32_t IFMUX_ENB : 1; /*!< [31] Mux write enable. */ + } FDS0I28; + struct _hw_pad_iomux_28fdsoi_comp + { + uint32_t COMPEN : 3; /*!< [2:0] Mode. */ + uint32_t FASTFRZ : 1; /*!< [3] Fast freeze. */ + uint32_t _reserved1 : 1; /*!< [4] */ + uint32_t RASRCP : 4; /*!< [8:5] PMOS comp. */ + uint32_t RASRCN : 4; /*!< [12:9] NMOS comp. */ + uint32_t NASRC_SEL : 1; /*!< [13] Read NASRC select. */ + uint32_t COMPOK : 1; /*!< [14] Comp status. */ + uint32_t NASRC : 4; /*!< [18:15] NASRC value. */ + uint32_t _reserved2 : 4; /*!< [22:19] */ + uint32_t LPCONFIG : 2; /*!< [24:23] Low-power config. */ + uint32_t _reserved3 : 5; /*!< [29:25] */ + uint32_t GP_ENB : 1; /*!< [30] GP write enable. */ + uint32_t IFMUX_ENB : 1; /*!< [31] Mux write enable. */ + } FDS0I28_COMP; +} hw_pad_iomux_t; diff --git a/drivers/pinctrl/freescale/Kconfig b/drivers/pinctrl/freescale/Kconfig index f214a3cb925c..fa9f714f1838 100644 --- a/drivers/pinctrl/freescale/Kconfig +++ b/drivers/pinctrl/freescale/Kconfig @@ -134,6 +134,14 @@ config PINCTRL_IMX7ULP help Say Y here to enable the imx7ulp pinctrl driver +config PINCTRL_IMX8QM + bool "IMX8QM pinctrl driver" + depends on ARCH_FSL_IMX8QM + select PINCTRL_IMX + select PINCTRL_IMX_SCU + help + Say Y here to enable the imx8qm pinctrl driver + config PINCTRL_VF610 bool "Freescale Vybrid VF610 pinctrl driver" depends on SOC_VF610 diff --git a/drivers/pinctrl/freescale/Makefile b/drivers/pinctrl/freescale/Makefile index e611825029b2..bbd415bca793 100644 --- a/drivers/pinctrl/freescale/Makefile +++ b/drivers/pinctrl/freescale/Makefile @@ -18,6 +18,7 @@ obj-$(CONFIG_PINCTRL_IMX6UL) += pinctrl-imx6ul.o obj-$(CONFIG_PINCTRL_IMX6SLL) += pinctrl-imx6sll.o obj-$(CONFIG_PINCTRL_IMX7D) += pinctrl-imx7d.o obj-$(CONFIG_PINCTRL_IMX7ULP) += pinctrl-imx7ulp.o +obj-$(CONFIG_PINCTRL_IMX8QM) += pinctrl-imx8qm.o obj-$(CONFIG_PINCTRL_VF610) += pinctrl-vf610.o obj-$(CONFIG_PINCTRL_MXS) += pinctrl-mxs.o obj-$(CONFIG_PINCTRL_IMX23) += pinctrl-imx23.o diff --git a/drivers/pinctrl/freescale/pinctrl-imx8qm.c b/drivers/pinctrl/freescale/pinctrl-imx8qm.c new file mode 100644 index 000000000000..6c385e2e8af3 --- /dev/null +++ b/drivers/pinctrl/freescale/pinctrl-imx8qm.c @@ -0,0 +1,368 @@ +/* + * Copyright (C) 2016 Freescale Semiconductor, Inc. + * Copyright 2017 NXP + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License + * as published by the Free Software Foundation; either version 2 + * of the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + */ + +#include <linux/err.h> +#include <linux/init.h> +#include <linux/io.h> +#include <linux/module.h> +#include <linux/of.h> +#include <linux/of_device.h> +#include <linux/pinctrl/pinctrl.h> +#include <dt-bindings/pinctrl/pins-imx8qm.h> +#include <soc/imx8/sc/sci.h> + +#include "pinctrl-imx.h" + +extern sc_ipc_t pinctrl_ipcHandle; + +static const struct pinctrl_pin_desc imx8qm_pinctrl_pads[] = { + IMX_PINCTRL_PIN(SC_P_SIM0_CLK), + IMX_PINCTRL_PIN(SC_P_SIM0_RST), + IMX_PINCTRL_PIN(SC_P_SIM0_IO), + IMX_PINCTRL_PIN(SC_P_SIM0_PD), + IMX_PINCTRL_PIN(SC_P_SIM0_POWER_EN), + IMX_PINCTRL_PIN(SC_P_SIM0_GPIO0_00), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_SIM), + IMX_PINCTRL_PIN(SC_P_M40_I2C0_SCL), + IMX_PINCTRL_PIN(SC_P_M40_I2C0_SDA), + IMX_PINCTRL_PIN(SC_P_M40_GPIO0_00), + IMX_PINCTRL_PIN(SC_P_M40_GPIO0_01), + IMX_PINCTRL_PIN(SC_P_M41_I2C0_SCL), + IMX_PINCTRL_PIN(SC_P_M41_I2C0_SDA), + IMX_PINCTRL_PIN(SC_P_M41_GPIO0_00), + IMX_PINCTRL_PIN(SC_P_M41_GPIO0_01), + IMX_PINCTRL_PIN(SC_P_GPT0_CLK), + IMX_PINCTRL_PIN(SC_P_GPT0_CAPTURE), + IMX_PINCTRL_PIN(SC_P_GPT0_COMPARE), + IMX_PINCTRL_PIN(SC_P_GPT1_CLK), + IMX_PINCTRL_PIN(SC_P_GPT1_CAPTURE), + IMX_PINCTRL_PIN(SC_P_GPT1_COMPARE), + IMX_PINCTRL_PIN(SC_P_UART0_RX), + IMX_PINCTRL_PIN(SC_P_UART0_TX), + IMX_PINCTRL_PIN(SC_P_UART0_RTS_B), + IMX_PINCTRL_PIN(SC_P_UART0_CTS_B), + IMX_PINCTRL_PIN(SC_P_UART1_TX), + IMX_PINCTRL_PIN(SC_P_UART1_RX), + IMX_PINCTRL_PIN(SC_P_UART1_RTS_B), + IMX_PINCTRL_PIN(SC_P_UART1_CTS_B), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_GPIOLH), + IMX_PINCTRL_PIN(SC_P_SCU_PMIC_MEMC_ON), + IMX_PINCTRL_PIN(SC_P_SCU_WDOG_OUT), + IMX_PINCTRL_PIN(SC_P_PMIC_I2C_SDA), + IMX_PINCTRL_PIN(SC_P_PMIC_I2C_SCL), + IMX_PINCTRL_PIN(SC_P_PMIC_EARLY_WARNING), + IMX_PINCTRL_PIN(SC_P_PMIC_INT_B), + IMX_PINCTRL_PIN(SC_P_SCU_GPIO0_00), + IMX_PINCTRL_PIN(SC_P_SCU_GPIO0_01), + IMX_PINCTRL_PIN(SC_P_SCU_GPIO0_02), + IMX_PINCTRL_PIN(SC_P_SCU_GPIO0_03), + IMX_PINCTRL_PIN(SC_P_SCU_GPIO0_04), + IMX_PINCTRL_PIN(SC_P_SCU_GPIO0_05), + IMX_PINCTRL_PIN(SC_P_SCU_GPIO0_06), + IMX_PINCTRL_PIN(SC_P_SCU_GPIO0_07), + IMX_PINCTRL_PIN(SC_P_SCU_BOOT_MODE0), + IMX_PINCTRL_PIN(SC_P_SCU_BOOT_MODE1), + IMX_PINCTRL_PIN(SC_P_SCU_BOOT_MODE2), + IMX_PINCTRL_PIN(SC_P_SCU_BOOT_MODE3), + IMX_PINCTRL_PIN(SC_P_SCU_BOOT_MODE4), + IMX_PINCTRL_PIN(SC_P_SCU_BOOT_MODE5), + IMX_PINCTRL_PIN(SC_P_LVDS0_GPIO00), + IMX_PINCTRL_PIN(SC_P_LVDS0_GPIO01), + IMX_PINCTRL_PIN(SC_P_LVDS0_I2C0_SCL), + IMX_PINCTRL_PIN(SC_P_LVDS0_I2C0_SDA), + IMX_PINCTRL_PIN(SC_P_LVDS0_I2C1_SCL), + IMX_PINCTRL_PIN(SC_P_LVDS0_I2C1_SDA), + IMX_PINCTRL_PIN(SC_P_LVDS1_GPIO00), + IMX_PINCTRL_PIN(SC_P_LVDS1_GPIO01), + IMX_PINCTRL_PIN(SC_P_LVDS1_I2C0_SCL), + IMX_PINCTRL_PIN(SC_P_LVDS1_I2C0_SDA), + IMX_PINCTRL_PIN(SC_P_LVDS1_I2C1_SCL), + IMX_PINCTRL_PIN(SC_P_LVDS1_I2C1_SDA), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_LVDSGPIO), + IMX_PINCTRL_PIN(SC_P_MIPI_DSI0_I2C0_SCL), + IMX_PINCTRL_PIN(SC_P_MIPI_DSI0_I2C0_SDA), + IMX_PINCTRL_PIN(SC_P_MIPI_DSI0_GPIO0_00), + IMX_PINCTRL_PIN(SC_P_MIPI_DSI0_GPIO0_01), + IMX_PINCTRL_PIN(SC_P_MIPI_DSI1_I2C0_SCL), + IMX_PINCTRL_PIN(SC_P_MIPI_DSI1_I2C0_SDA), + IMX_PINCTRL_PIN(SC_P_MIPI_DSI1_GPIO0_00), + IMX_PINCTRL_PIN(SC_P_MIPI_DSI1_GPIO0_01), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_MIPIDSIGPIO), + IMX_PINCTRL_PIN(SC_P_MIPI_CSI0_MCLK_OUT), + IMX_PINCTRL_PIN(SC_P_MIPI_CSI0_I2C0_SCL), + IMX_PINCTRL_PIN(SC_P_MIPI_CSI0_I2C0_SDA), + IMX_PINCTRL_PIN(SC_P_MIPI_CSI0_GPIO0_00), + IMX_PINCTRL_PIN(SC_P_MIPI_CSI0_GPIO0_01), + IMX_PINCTRL_PIN(SC_P_MIPI_CSI1_MCLK_OUT), + IMX_PINCTRL_PIN(SC_P_MIPI_CSI1_GPIO0_00), + IMX_PINCTRL_PIN(SC_P_MIPI_CSI1_GPIO0_01), + IMX_PINCTRL_PIN(SC_P_MIPI_CSI1_I2C0_SCL), + IMX_PINCTRL_PIN(SC_P_MIPI_CSI1_I2C0_SDA), + IMX_PINCTRL_PIN(SC_P_HDMI_TX0_TS_SCL), + IMX_PINCTRL_PIN(SC_P_HDMI_TX0_TS_SDA), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_3V3_HDMIGPIO), + IMX_PINCTRL_PIN(SC_P_ESAI1_FSR), + IMX_PINCTRL_PIN(SC_P_ESAI1_FST), + IMX_PINCTRL_PIN(SC_P_ESAI1_SCKR), + IMX_PINCTRL_PIN(SC_P_ESAI1_SCKT), + IMX_PINCTRL_PIN(SC_P_ESAI1_TX0), + IMX_PINCTRL_PIN(SC_P_ESAI1_TX1), + IMX_PINCTRL_PIN(SC_P_ESAI1_TX2_RX3), + IMX_PINCTRL_PIN(SC_P_ESAI1_TX3_RX2), + IMX_PINCTRL_PIN(SC_P_ESAI1_TX4_RX1), + IMX_PINCTRL_PIN(SC_P_ESAI1_TX5_RX0), + IMX_PINCTRL_PIN(SC_P_SPDIF0_RX), + IMX_PINCTRL_PIN(SC_P_SPDIF0_TX), + IMX_PINCTRL_PIN(SC_P_SPDIF0_EXT_CLK), + IMX_PINCTRL_PIN(SC_P_SPI3_SCK), + IMX_PINCTRL_PIN(SC_P_SPI3_SDO), + IMX_PINCTRL_PIN(SC_P_SPI3_SDI), + IMX_PINCTRL_PIN(SC_P_SPI3_CS0), + IMX_PINCTRL_PIN(SC_P_SPI3_CS1), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_GPIORHB), + IMX_PINCTRL_PIN(SC_P_ESAI0_FSR), + IMX_PINCTRL_PIN(SC_P_ESAI0_FST), + IMX_PINCTRL_PIN(SC_P_ESAI0_SCKR), + IMX_PINCTRL_PIN(SC_P_ESAI0_SCKT), + IMX_PINCTRL_PIN(SC_P_ESAI0_TX0), + IMX_PINCTRL_PIN(SC_P_ESAI0_TX1), + IMX_PINCTRL_PIN(SC_P_ESAI0_TX2_RX3), + IMX_PINCTRL_PIN(SC_P_ESAI0_TX3_RX2), + IMX_PINCTRL_PIN(SC_P_ESAI0_TX4_RX1), + IMX_PINCTRL_PIN(SC_P_ESAI0_TX5_RX0), + IMX_PINCTRL_PIN(SC_P_MCLK_IN0), + IMX_PINCTRL_PIN(SC_P_MCLK_OUT0), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_GPIORHC), + IMX_PINCTRL_PIN(SC_P_SPI0_SCK), + IMX_PINCTRL_PIN(SC_P_SPI0_SDO), + IMX_PINCTRL_PIN(SC_P_SPI0_SDI), + IMX_PINCTRL_PIN(SC_P_SPI0_CS0), + IMX_PINCTRL_PIN(SC_P_SPI0_CS1), + IMX_PINCTRL_PIN(SC_P_SPI2_SCK), + IMX_PINCTRL_PIN(SC_P_SPI2_SDO), + IMX_PINCTRL_PIN(SC_P_SPI2_SDI), + IMX_PINCTRL_PIN(SC_P_SPI2_CS0), + IMX_PINCTRL_PIN(SC_P_SPI2_CS1), + IMX_PINCTRL_PIN(SC_P_SAI1_RXC), + IMX_PINCTRL_PIN(SC_P_SAI1_RXD), + IMX_PINCTRL_PIN(SC_P_SAI1_RXFS), + IMX_PINCTRL_PIN(SC_P_SAI1_TXC), + IMX_PINCTRL_PIN(SC_P_SAI1_TXD), + IMX_PINCTRL_PIN(SC_P_SAI1_TXFS), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_GPIORHT), + IMX_PINCTRL_PIN(SC_P_ADC_IN7), + IMX_PINCTRL_PIN(SC_P_ADC_IN6), + IMX_PINCTRL_PIN(SC_P_ADC_IN5), + IMX_PINCTRL_PIN(SC_P_ADC_IN4), + IMX_PINCTRL_PIN(SC_P_ADC_IN3), + IMX_PINCTRL_PIN(SC_P_ADC_IN2), + IMX_PINCTRL_PIN(SC_P_ADC_IN1), + IMX_PINCTRL_PIN(SC_P_ADC_IN0), + IMX_PINCTRL_PIN(SC_P_MLB_SIG), + IMX_PINCTRL_PIN(SC_P_MLB_CLK), + IMX_PINCTRL_PIN(SC_P_MLB_DATA), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_GPIOLHT), + IMX_PINCTRL_PIN(SC_P_FLEXCAN0_RX), + IMX_PINCTRL_PIN(SC_P_FLEXCAN0_TX), + IMX_PINCTRL_PIN(SC_P_FLEXCAN1_RX), + IMX_PINCTRL_PIN(SC_P_FLEXCAN1_TX), + IMX_PINCTRL_PIN(SC_P_FLEXCAN2_RX), + IMX_PINCTRL_PIN(SC_P_FLEXCAN2_TX), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_GPIOTHR), + IMX_PINCTRL_PIN(SC_P_USB_SS3_TC0), + IMX_PINCTRL_PIN(SC_P_USB_SS3_TC1), + IMX_PINCTRL_PIN(SC_P_USB_SS3_TC2), + IMX_PINCTRL_PIN(SC_P_USB_SS3_TC3), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_3V3_USB3IO), + IMX_PINCTRL_PIN(SC_P_USDHC1_RESET_B), + IMX_PINCTRL_PIN(SC_P_USDHC1_VSELECT), + IMX_PINCTRL_PIN(SC_P_USDHC2_RESET_B), + IMX_PINCTRL_PIN(SC_P_USDHC2_VSELECT), + IMX_PINCTRL_PIN(SC_P_USDHC2_WP), + IMX_PINCTRL_PIN(SC_P_USDHC2_CD_B), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_VSELSEP), + IMX_PINCTRL_PIN(SC_P_ENET0_MDIO), + IMX_PINCTRL_PIN(SC_P_ENET0_MDC), + IMX_PINCTRL_PIN(SC_P_ENET0_REFCLK_125M_25M), + IMX_PINCTRL_PIN(SC_P_ENET1_REFCLK_125M_25M), + IMX_PINCTRL_PIN(SC_P_ENET1_MDIO), + IMX_PINCTRL_PIN(SC_P_ENET1_MDC), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_GPIOCT), + IMX_PINCTRL_PIN(SC_P_QSPI1A_SS0_B), + IMX_PINCTRL_PIN(SC_P_QSPI1A_SS1_B), + IMX_PINCTRL_PIN(SC_P_QSPI1A_SCLK), + IMX_PINCTRL_PIN(SC_P_QSPI1A_DQS), + IMX_PINCTRL_PIN(SC_P_QSPI1A_DATA3), + IMX_PINCTRL_PIN(SC_P_QSPI1A_DATA2), + IMX_PINCTRL_PIN(SC_P_QSPI1A_DATA1), + IMX_PINCTRL_PIN(SC_P_QSPI1A_DATA0), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_QSPI1), + IMX_PINCTRL_PIN(SC_P_QSPI0A_DATA0), + IMX_PINCTRL_PIN(SC_P_QSPI0A_DATA1), + IMX_PINCTRL_PIN(SC_P_QSPI0A_DATA2), + IMX_PINCTRL_PIN(SC_P_QSPI0A_DATA3), + IMX_PINCTRL_PIN(SC_P_QSPI0A_DQS), + IMX_PINCTRL_PIN(SC_P_QSPI0A_SS0_B), + IMX_PINCTRL_PIN(SC_P_QSPI0A_SS1_B), + IMX_PINCTRL_PIN(SC_P_QSPI0A_SCLK), + IMX_PINCTRL_PIN(SC_P_QSPI0B_SCLK), + IMX_PINCTRL_PIN(SC_P_QSPI0B_DATA0), + IMX_PINCTRL_PIN(SC_P_QSPI0B_DATA1), + IMX_PINCTRL_PIN(SC_P_QSPI0B_DATA2), + IMX_PINCTRL_PIN(SC_P_QSPI0B_DATA3), + IMX_PINCTRL_PIN(SC_P_QSPI0B_DQS), + IMX_PINCTRL_PIN(SC_P_QSPI0B_SS0_B), + IMX_PINCTRL_PIN(SC_P_QSPI0B_SS1_B), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_QSPI0), + IMX_PINCTRL_PIN(SC_P_PCIE_CTRL0_CLKREQ_B), + IMX_PINCTRL_PIN(SC_P_PCIE_CTRL0_WAKE_B), + IMX_PINCTRL_PIN(SC_P_PCIE_CTRL0_PERST_B), + IMX_PINCTRL_PIN(SC_P_PCIE_CTRL1_CLKREQ_B), + IMX_PINCTRL_PIN(SC_P_PCIE_CTRL1_WAKE_B), + IMX_PINCTRL_PIN(SC_P_PCIE_CTRL1_PERST_B), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_PCIESEP), + IMX_PINCTRL_PIN(SC_P_USB_HSIC0_DATA), + IMX_PINCTRL_PIN(SC_P_USB_HSIC0_STROBE), + IMX_PINCTRL_PIN(SC_P_CALIBRATION_0_HSIC), + IMX_PINCTRL_PIN(SC_P_CALIBRATION_1_HSIC), + IMX_PINCTRL_PIN(SC_P_EMMC0_CLK), + IMX_PINCTRL_PIN(SC_P_EMMC0_CMD), + IMX_PINCTRL_PIN(SC_P_EMMC0_DATA0), + IMX_PINCTRL_PIN(SC_P_EMMC0_DATA1), + IMX_PINCTRL_PIN(SC_P_EMMC0_DATA2), + IMX_PINCTRL_PIN(SC_P_EMMC0_DATA3), + IMX_PINCTRL_PIN(SC_P_EMMC0_DATA4), + IMX_PINCTRL_PIN(SC_P_EMMC0_DATA5), + IMX_PINCTRL_PIN(SC_P_EMMC0_DATA6), + IMX_PINCTRL_PIN(SC_P_EMMC0_DATA7), + IMX_PINCTRL_PIN(SC_P_EMMC0_STROBE), + IMX_PINCTRL_PIN(SC_P_EMMC0_RESET_B), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_SD1FIX), + IMX_PINCTRL_PIN(SC_P_USDHC1_CLK), + IMX_PINCTRL_PIN(SC_P_USDHC1_CMD), + IMX_PINCTRL_PIN(SC_P_USDHC1_DATA0), + IMX_PINCTRL_PIN(SC_P_USDHC1_DATA1), + IMX_PINCTRL_PIN(SC_P_USDHC1_DATA2), + IMX_PINCTRL_PIN(SC_P_USDHC1_DATA3), + IMX_PINCTRL_PIN(SC_P_USDHC1_DATA4), + IMX_PINCTRL_PIN(SC_P_USDHC1_DATA5), + IMX_PINCTRL_PIN(SC_P_USDHC1_DATA6), + IMX_PINCTRL_PIN(SC_P_USDHC1_DATA7), + IMX_PINCTRL_PIN(SC_P_USDHC1_STROBE), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_VSEL2), + IMX_PINCTRL_PIN(SC_P_USDHC2_CLK), + IMX_PINCTRL_PIN(SC_P_USDHC2_CMD), + IMX_PINCTRL_PIN(SC_P_USDHC2_DATA0), + IMX_PINCTRL_PIN(SC_P_USDHC2_DATA1), + IMX_PINCTRL_PIN(SC_P_USDHC2_DATA2), + IMX_PINCTRL_PIN(SC_P_USDHC2_DATA3), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_VSEL3), + IMX_PINCTRL_PIN(SC_P_ENET0_RGMII_TXC), + IMX_PINCTRL_PIN(SC_P_ENET0_RGMII_TX_CTL), + IMX_PINCTRL_PIN(SC_P_ENET0_RGMII_TXD0), + IMX_PINCTRL_PIN(SC_P_ENET0_RGMII_TXD1), + IMX_PINCTRL_PIN(SC_P_ENET0_RGMII_TXD2), + IMX_PINCTRL_PIN(SC_P_ENET0_RGMII_TXD3), + IMX_PINCTRL_PIN(SC_P_ENET0_RGMII_RXC), + IMX_PINCTRL_PIN(SC_P_ENET0_RGMII_RX_CTL), + IMX_PINCTRL_PIN(SC_P_ENET0_RGMII_RXD0), + IMX_PINCTRL_PIN(SC_P_ENET0_RGMII_RXD1), + IMX_PINCTRL_PIN(SC_P_ENET0_RGMII_RXD2), + IMX_PINCTRL_PIN(SC_P_ENET0_RGMII_RXD3), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_ENET_ENETB), + IMX_PINCTRL_PIN(SC_P_ENET1_RGMII_TXC), + IMX_PINCTRL_PIN(SC_P_ENET1_RGMII_TX_CTL), + IMX_PINCTRL_PIN(SC_P_ENET1_RGMII_TXD0), + IMX_PINCTRL_PIN(SC_P_ENET1_RGMII_TXD1), + IMX_PINCTRL_PIN(SC_P_ENET1_RGMII_TXD2), + IMX_PINCTRL_PIN(SC_P_ENET1_RGMII_TXD3), + IMX_PINCTRL_PIN(SC_P_ENET1_RGMII_RXC), + IMX_PINCTRL_PIN(SC_P_ENET1_RGMII_RX_CTL), + IMX_PINCTRL_PIN(SC_P_ENET1_RGMII_RXD0), + IMX_PINCTRL_PIN(SC_P_ENET1_RGMII_RXD1), + IMX_PINCTRL_PIN(SC_P_ENET1_RGMII_RXD2), + IMX_PINCTRL_PIN(SC_P_ENET1_RGMII_RXD3), + IMX_PINCTRL_PIN(SC_P_COMP_CTL_GPIO_1V8_3V3_ENET_ENETA), + IMX_PINCTRL_PIN(SC_P_ANA_TEST_OUT_P), + IMX_PINCTRL_PIN(SC_P_ANA_TEST_OUT_N), + IMX_PINCTRL_PIN(SC_P_XTALI), + IMX_PINCTRL_PIN(SC_P_XTALO), + IMX_PINCTRL_PIN(SC_P_RTC_XTALI), + IMX_PINCTRL_PIN(SC_P_RTC_XTALO), + IMX_PINCTRL_PIN(SC_P_PMIC_ON_REQ), + IMX_PINCTRL_PIN(SC_P_ON_OFF_BUTTON), + IMX_PINCTRL_PIN(SC_P_SNVS_TAMPER_OUT0), + IMX_PINCTRL_PIN(SC_P_SNVS_TAMPER_OUT1), + IMX_PINCTRL_PIN(SC_P_SNVS_TAMPER_IN0), + IMX_PINCTRL_PIN(SC_P_SNVS_TAMPER_IN1), +}; + +static struct imx_pinctrl_soc_info imx8qm_pinctrl_info = { + .pins = imx8qm_pinctrl_pads, + .npins = ARRAY_SIZE(imx8qm_pinctrl_pads), + .flags = IMX8_USE_SCU | SHARE_MUX_CONF_REG + | IMX8_ENABLE_MUX_CONFIG | IMX8_ENABLE_PAD_CONFIG, +}; + +static struct of_device_id imx8qm_pinctrl_of_match[] = { + { .compatible = "fsl,imx8qm-iomuxc", }, + { /* sentinel */ } +}; + +static int imx8qm_pinctrl_probe(struct platform_device *pdev) +{ + uint32_t mu_id; + sc_err_t sciErr = SC_ERR_NONE; + + sciErr = sc_ipc_getMuID(&mu_id); + if (sciErr != SC_ERR_NONE) { + pr_info("pinctrl: Cannot obtain MU ID\n"); + return sciErr; + } + + sciErr = sc_ipc_open(&pinctrl_ipcHandle, mu_id); + + if (sciErr != SC_ERR_NONE) { + pr_info("pinctrl: Cannot open MU channel to SCU\n"); + return sciErr; + }; + + return imx_pinctrl_probe(pdev, &imx8qm_pinctrl_info); +} + +static struct platform_driver imx8qm_pinctrl_driver = { + .driver = { + .name = "imx8qm-pinctrl", + .owner = THIS_MODULE, + .of_match_table = of_match_ptr(imx8qm_pinctrl_of_match), + }, + .probe = imx8qm_pinctrl_probe, +}; + +static int __init imx8qm_pinctrl_init(void) +{ + return platform_driver_register(&imx8qm_pinctrl_driver); +} +arch_initcall(imx8qm_pinctrl_init); + +static void __exit imx8qm_pinctrl_exit(void) +{ + platform_driver_unregister(&imx8qm_pinctrl_driver); +} +module_exit(imx8qm_pinctrl_exit); + +MODULE_AUTHOR("Anson Huang <Anson.Huang@nxp.com>"); +MODULE_DESCRIPTION("Freescale imx8qm pinctrl driver"); +MODULE_LICENSE("GPL v2"); |