Age | Commit message (Collapse) | Author |
|
To enable dpd override of the kbc pins during suspend, it needs to
write into dpd override register. By mistake, it was also resetting
the other configuration bits.
Fixing this issue.
bug 739052
Change-Id: I06cf4a7252157418a4789281a79f79946d7f2bdc
Reviewed-on: http://git-master/r/7500
Reviewed-by: Aleksandr Frid <afrid@nvidia.com>
Reviewed-by: Harry Hong <hhong@nvidia.com>
Tested-by: Harry Hong <hhong@nvidia.com>
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Adding this support to allow USB webcam verification on Ventana.
Bug 722146
Change-Id: Id856ca674faf9cd663fcaf1042569c9b2d733aa8
Reviewed-on: http://git-master/r/7595
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
Tested-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Keep enabling the kc controller only if any of keys are configured
as wakeup source during suspend.
bug 735233
(cherry picked from commit 13825a46587b0508aa7a43054964b76524d5f2b6)
Change-Id: I028965400ee4f96c1460f8e261a2376943384030
Reviewed-on: http://git-master/r/7499
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Enabling the config variable CONFIG_I2C_CHARDEV to
enable I2C device interface from user space.
With enabling this, i2c-* device files will be found
in /dev directory. This make it possible to use the
user-space programs to use the I2C bus.
bug 723618
Change-Id: Ib0702e02638f34089ff448b5f28ba8e999544612
Reviewed-on: http://git-master/r/7423
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Expanded CPU DVFS tables to include AP25/T25 data.
Dependency on tegra core commit 7fedffa609eaa8288b2db93068a88a509f5268df
Bug 643434
Change-Id: I705e7373007aed0b524dda221f690162880fd585
Reviewed-on: http://git-master/r/7243
Tested-by: Aleksandr Frid <afrid@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
Enabling the config variable ISL29018 for enabling the driver
for light sensor ISL29018.
Change-Id: I676ba2493e8d590d379f81177ce8b036dd271a4d
Reviewed-on: http://git-master/r/7196
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
During LP0 suspend host mode context is not saved and this makes atatched device
to re-enumerate after coming out of the LP0. To fix this USB context registers
are saved during LP0 suspend and restored back on LP0 resume.
Bug 721762
(cherry picked from commit c4ff3f80540e0228790ea568464b2a8078cce188)
Change-Id: I2b57abcfc6451ceccc545c648c0182a6b81dec71
Reviewed-on: http://git-master/r/7185
Reviewed-by: Hanumanth Venkateswa Moganty <vmoganty@nvidia.com>
Tested-by: Hanumanth Venkateswa Moganty <vmoganty@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
Putting in IPv6 Security related dependencies.
Bug: 690020, 690023, 687255
Change-Id: Ie8fe292eca61657e1dad816126849872bd3f9111
Reviewed-on: http://git-master/r/7132
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
Tested-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
enabling BT wake source to wake up the system from low
power modes.
Bug 680524, 691608
Change-Id: Icc63ab86616da302270325f9d4867834af645785
Reviewed-on: http://git-master/r/6854
Reviewed-by: Anantha Idapalapati <aidapalapati@nvidia.com>
Tested-by: Anantha Idapalapati <aidapalapati@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Bluesleep driver manages the power of BT chip. now enabling the driver
in the default build of ventana.
Bug 680524, 691608
(cherry picked from commit 9e75f8c8a105bc82f280eeed4284a1bf8779b048)
Change-Id: Ied1c31a2f7f63eddf201bd7c82c116effa10deaf
Reviewed-on: http://git-master/r/6852
Reviewed-by: Udaykumar Rameshchan Raval <uraval@nvidia.com>
Reviewed-by: Anantha Idapalapati <aidapalapati@nvidia.com>
Tested-by: Anantha Idapalapati <aidapalapati@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Based on CONFIG_BT_BLUESLEEP configuration variable, a bluesleep device
will be created and used to actively manage the BT device power.
Bug 680524
Bug 691608
Change-Id: If2f470a385392ad7a94b6d69a919be55487569e9
(cherry picked from commit 011a705248274804c80c12af5366693e6662829b)
Change-Id: If2f470a385392ad7a94b6d69a919be55487569e9
Reviewed-on: http://git-master/r/6851
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
Tested-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
RIL interacing with UARTA is using the 4 line.
The correct configuration for this interface is Config6.
Currently it is config1 which is causing the issue on other
pin operation.
Fixing this issue.
bug 710711
Change-Id: I68e426de4597f87d832fb934e2cf6120e898b3de
Reviewed-on: http://git-master/r/7100
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Enabled EMC DFS for Whistler E1112 board with Elpida LPDDR2.
Change-Id: Id6a09e1b96120d44af95498d9c6ef8e3e318bb0b
Reviewed-on: http://git-master/r/7044
Tested-by: Aleksandr Frid <afrid@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
The isl29018 driver have moved from hwmon to iio and so config
varaible name changed. Changing config name in board specific file.
(cherry picked from commit 50bb444f37080936d94e0c99bdcec1756d254901)
Change-Id: I6bed55c9e2bc907678e6ba927817d3f380cdb53b
Reviewed-on: http://git-master.nvidia.com/r/7110
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Changed PLLC settings to increase comparison and VCO frequency for
12MHz and 26MHz reference clocks. Kept PLLC settings unchanged for
other reference clocks. Setup constant charge pump control for all
HDMI PLL configurations.
Bug 734868
Bug 719667
Change-Id: I6a34bbebc39042dbf9645cb84538eacf775eb8ff
Reviewed-on: http://git-master.nvidia.com/r/6752
Reviewed-by: Hoang Pham <hopham@nvidia.com>
Tested-by: Hoang Pham <hopham@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
Nvrm exposes nvrm DMA APIs to allocate and use the DMA channel
from user mode. I2S (i.e audio HAL) is the main user of these
APIs. When the process that allocates the handles doesn't free-up
and crashes, RM reftracker driver will clean up the handles its
on-behalf. Same mechanism already exists for the mmeory handles.
bug 730003
Change-Id: Iceb5c3b6d22989463d184c90e25ab06f6979b5a4
Reviewed-on: http://git-master.nvidia.com/r/7013
Tested-by: Victor (Weiguo) Pan <wpan@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
enable rtc as a valid wake up source/event on ventana.
Bug 728544
(cherry picked from commit a93c1ee40eddaa6c2244c30f03868fb589fdf062)
Change-Id: Ib1ee0211d3a69a6dbb83f6b78ebc89863c64a499
Reviewed-on: http://git-master.nvidia.com/r/6778
Reviewed-by: Suresh Mangipudi <smangipudi@nvidia.com>
Tested-by: Suresh Mangipudi <smangipudi@nvidia.com>
Reviewed-by: Bitan Biswas <bbiswas@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
X direction needs to be reversed to correct orientation in portrait
mode for Whistler.
Bug 678250
Reviewed-on: http://git-master/r/6661
Tested-by: Pritesh Raithatha <praithatha@nvidia.com>
Reviewed-by: Pritesh Raithatha <praithatha@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
(cherry picked from commit 2406bc176b9bb86bd7b6c9e707c4e44b97d997d6)
Change-Id: I35eff83ba9cb39d49062f2fb9e01d968543b7bde
Reviewed-on: http://git-master/r/6767
|
|
- Completely removed busy hints for the SPI channel connected to PMU
(busy hints were allowed for for CS, other than PMU, which may create
dead-lock if channel access is serialized).
- Increased APB low corner to 36MHz for reliable SPI communications
at default low frequencies.
Bug 721076
(cherry picked from commit 50ccc3cb8f0956370f1841e83133f47c88615889)
Change-Id: I0a119610608bc5db4d7daea68bd9d4285d3715e8
Reviewed-on: http://git-master.nvidia.com/r/6744
Tested-by: Aleksandr Frid <afrid@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
Print out wake status when resuming back from LP0.
Bug 725727
Change-Id: Iede6aa7314e4912ff7ccadccbab90f097deab893
Reviewed-on: http://git-master.nvidia.com/r/6549
Tested-by: Victor (Weiguo) Pan <wpan@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
Bug 720137
(cherry picked from commit 3a86bacc8a8cf8c593028a7594867df00a45a189)
Change-Id: I9a35a9a41c2d27e36ff651650633cf6c59cc2e57
Reviewed-on: http://git-master.nvidia.com/r/6456
Reviewed-by: Andy Carman <acarman@nvidia.com>
Tested-by: Andy Carman <acarman@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
To support IPv6 and Network Traffic Stats
related CTS tests.
Bug: 690020, 690023, 687255
Change-Id: I5b14c908ba544196da6000d598a11fd1b33780ef
Reviewed-on: http://git-master/r/6597
Reviewed-by: Rahul Bansal <rbansal@nvidia.com>
Tested-by: Rahul Bansal <rbansal@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Adding the valid pointer checks before accessing the pointers
which is passed when public apis are called.
Also resetting the pointers to null once the allocated handles
are freed.
(cherry picked from commit 0954407534a757b316bc35a0232968feed23243a)
Change-Id: Ib8b99f0556fb9a98c74ba8911a00879451fad9e5
Reviewed-on: http://git-master/r/6578
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Separated PLLD and PLLC HDMI settings. Changed PLLD settings to
increase comparison frequency for 12MHz and 26MHz reference clocks.
Kept PLLD settings for other reference clocks and all PLLC settings
unchanged. Idempotent PLL configuration clean up.
Bug 719667
Change-Id: I882ca2d8a98618518099a5b9482526d5556ba8ea
Reviewed-on: http://git-master/r/6340
Tested-by: Hoang Pham <hopham@nvidia.com>
Reviewed-by: Hoang Pham <hopham@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
|
|
If pinmux is not configured for the uart channel then will not
be registering the uart device.
bug 731336
(cherry picked from commit e496189740d18903db1de44cd96b96e07c93d8b7)
Change-Id: Ib5a97425f991f16d280bfaabb00febacab392fe1
Reviewed-on: http://git-master/r/6373
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Harry Hong <hhong@nvidia.com>
Tested-by: Harry Hong <hhong@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Enabled EMC DFS for Whistler E1112 board with Samsung LPDDR2.
Bug 725563
Change-Id: I65cd32365f5739b1d82b1f0a84d794245a6c98a9
Reviewed-on: http://git-master/r/6319
Tested-by: Aleksandr Frid <afrid@nvidia.com>
Reviewed-by: Narendra Damahe <ndamahe@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
Set pulse mode for 3D busy hints to speed up frequency/voltage
decrease after hint is canceled.
Bug 726052
(cherry picked from commit 58c01c2fc28a3e90e661954ab76cd7f65b0bd2cf)
Change-Id: I77a77d9fc73b1675bdaddb08663cfed07900ffa7
Reviewed-on: http://git-master/r/6281
Tested-by: Aleksandr Frid <afrid@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
MSD write performance is decreased due to the file_sync() called in the write
path this is introduced in the K32. After removing this write performance is
increased and it is back to K29.
Bug 727609
(cherry picked from commit 3674a60b8d4ede5d9305bf59a205e9f16e025f2a)
Change-Id: I99e63302e1b189b600163c216847eae437e86a9f
Reviewed-on: http://git-master/r/6246
Reviewed-by: Hanumanth Venkateswa Moganty <vmoganty@nvidia.com>
Tested-by: Hanumanth Venkateswa Moganty <vmoganty@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
Fixes bug 678250
Reviewed-on: http://git-master/r/5583
Tested-by: Pritesh Raithatha <praithatha@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
(cherry picked from commit bcd2f2e113fb10b321272a53c2c0e015099e3ea8)
Change-Id: I985af6334389e257ae6acd37e85c17391200b649
Reviewed-on: http://git-master.nvidia.com/r/6056
Tested-by: Pritesh Raithatha <praithatha@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
In NvRmDmaStartDmaTransfer(), the memory is allocated for
the dma action. The allocated memory does not get initialized
and so uninitialized member unintentionally changing the
behavior of dma.
Allocating memory with zero initialized.
bug 728661
(cherry picked from commit ac036af2c9599c419c12a8ba1c4309a9d8364b21)
Change-Id: Ie36db6ad88eb9a9870f53b2c685eed6888decaf9
Reviewed-on: http://git-master.nvidia.com/r/6052
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Added non-boot PLL (PLLC/PLLA/PLLD) restoration during clock resume
before clock dividers are restored. (Current restoration in RM happens
late after clock dividers are restored).
Change-Id: I9661f5ddba0ba4b25d5a00c78820792791777429
Reviewed-on: http://git-master/r/5515
Tested-by: Aleksandr Frid <afrid@nvidia.com>
Reviewed-by: Iqbal Bhinderwala <iqbalb@nvidia.com>
Reviewed-by: Rajkumar Jayaraman <rjayaraman@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
The dma can be allocated from multiple client in run time
and so it should be thread/smp safe.
Returning proper error pointer in case of there is no dma to
allocate.
bug 723220
Change-Id: Ifb333d4b14e32be561e34a0d7668a2d631ac80c6
(cherry picked from commit db2d10f715fcdd6fdaf5fc7ea8e27a505f8332da)
Reviewed-on: http://git-master/r/5769
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
When dma is aborted, all request should be dequeued from
the dma and the allocated memory should be freed.
The allocated resource was not getting freed, fixing this
issue.
Properly checking the return pointer from the allocate_dma.
(cherry picked from commit 02f0e4da9c66fee14f4492fa5b4ec41fd028a56e)
Change-Id: I0dbaeca9b19331458b9aaf91556b7dad1e9b67ee
Reviewed-on: http://git-master/r/5768
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
The maximum interface frequency configured by the spi driver should
not more than the requested interface freq.
Correcting the passed argument to behave the clock driver accordingly.
Change-Id: I6e1beea7f01fb410f5e2755406b7d4dac7fd570d
Reviewed-on: http://git-master/r/5573
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
merge of the following two patches:
ARM: 6112/1: Use the Inner Shareable I-cache and BTB ops on ARMv7 SMP
The standard I-cache Invalidate All (ICIALLU) and Branch Predication
Invalidate All (BPIALL) operations are not automatically broadcast to
the other CPUs in an ARMv7 MP system. The patch adds the Inner Shareable
variants, ICIALLUIS and BPIALLIS, if ARMv7 and SMP.
Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
ARM: 6139/1: ARMv7: Use the Inner Shareable I-cache on MP
This patch fixes the flush_cache_all for ARMv7 SMP.It was
missing from commit b8349b569aae661dea9d59d7d2ee587ccea3336c
Change-Id: Ie98623b758f8d2d5dabc436ab536ed83efed59f4
Signed-off-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Acked-by: Catalin Marinas <catalin.marinas@arm.com>
Cc: <stable@kernel.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
Reviewed-on: http://git-master/r/5826
Reviewed-by: Jonathan Mayo <jmayo@nvidia.com>
Tested-by: Jonathan Mayo <jmayo@nvidia.com>
Reviewed-by: Gary King <gking@nvidia.com>
|
|
1. Changing name field of tegra_vibrator to vibrator
2. Removing vibrator references from board-nvodm.c
bug: 702248
Tested on: whistler
Change-Id: Ie323e2ee74c4f89b0505f6e3aed1d87f57b388c8
Reviewed-on: http://git-master/r/5795
Tested-by: Venu Byravarasu <vbyravarasu@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
The desired chipselect id which is passed from the slave
transaction api is not getting set and so it was not
possible to do slave communication on different CS other
than 0. Fixing this issue.
Change-Id: I91d3b10b7ec01af98a4912ed05f9068491626ba9
Reviewed-on: http://git-master/r/5425
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
The external power rail Ext_TPS74201PmuSupply_LDO is controlled by the
gpio 1 of the tps6586. When gpio output is set to 0, the rail output
is ON and when gpio output is set to 1, the rail output is OFF.
As the api provides the control of these external rails through tps6586,
the gpio output control should be on the desired value of external rails.
Also by default power on, the external power rail Ext_TPS74201PmuSupply_LDO
is ON so making it OFF as part of pmu setup.
Change-Id: I05e2700afc719065f723b6f78b8cef829dcd4e53
Reviewed-on: http://git-master/r/5558
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Aleksandr Frid <afrid@nvidia.com>
Reviewed-by: Suresh Mangipudi <smangipudi@nvidia.com>
Tested-by: Suresh Mangipudi <smangipudi@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Release the ulpi gpio before entering lp0.
Bug 718123
Change-Id: I6a07f6df723b7192a3b83dbda1cde39b4dd75b93
Reviewed-on: http://git-master/r/5088
Reviewed-by: Hanumanth Venkateswa Moganty <vmoganty@nvidia.com>
Reviewed-by: Suresh Mangipudi <smangipudi@nvidia.com>
Tested-by: Suresh Mangipudi <smangipudi@nvidia.com>
Reviewed-by: Bitan Biswas <bbiswas@nvidia.com>
Reviewed-by: Gary King <gking@nvidia.com>
|
|
To get the higher performance on uart receive, it is required to
have the transfer mode of continuous double buffer of dma operation
on the client buffer. The dma keeps filling same buffer and informs
client when half buffer and full buffer transfer completes.
Also added support to start and stop without enqueing/dequeueing.
Bug 725085
Change-Id: I994af55d5e5b2e7f17b889aaa00ca57942bebac8
Reviewed-on: http://git-master/r/4630
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Rakesh Goyal <rgoyal@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
Changes NMRR (normal memory remap register) to use write-back, no allocate
on write for cacheable(C-bit) and bufferable(B-bit) pages. Originally it was
set to write-back, allocate on write.
Bug 722162
Change-Id: Idb04e86e902c06b5c1721907d93d63c7bb281b5b
Reviewed-on: http://git-master/r/5666
Reviewed-by: Jonathan Mayo <jmayo@nvidia.com>
Tested-by: Jonathan Mayo <jmayo@nvidia.com>
Reviewed-by: Gary King <gking@nvidia.com>
|
|
The Gpio for the battery needs to tbe driven low, so that it does not
draw any current.
Bug 718123
Change-Id: Ib1493c3ebb8abe0a978b1482abeba43b76a65e1c
Reviewed-on: http://git-master/r/5089
Reviewed-by: Suresh Mangipudi <smangipudi@nvidia.com>
Tested-by: Suresh Mangipudi <smangipudi@nvidia.com>
Reviewed-by: Bitan Biswas <bbiswas@nvidia.com>
Reviewed-by: Gary King <gking@nvidia.com>
|
|
32KHz clock is required for bcm4329 wifi, bluetooth and gps.
wifi odm is not correct place for it.
Change-Id: I2613236c5cff918b51921609d942568865324a00
Reviewed-on: http://git-master/r/5199
Reviewed-by: Rakesh Kumar <krakesh@nvidia.com>
Tested-by: Rakesh Kumar <krakesh@nvidia.com>
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
|
|
Elevated cpufreq dfsd priority from one step above default to one step
below NvOS IRQ priority.
Bug 721076
(cherry picked from commit 56a29c7e184bb98457385eea307ce664bf8ceacf)
Change-Id: I49c5a3df78d81a2511ef6e1109962464d93495f5
Reviewed-on: http://git-master/r/5570
Tested-by: Aleksandr Frid <afrid@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
Removed filtering of CPU1 On/Off repeated requests from RM - no need,
since hotplug code is doing it.
Bug 722399
(cherry picked from commit b6ee6b6ac46e3ebcd3dda63fa786f4aa90808b90)
Change-Id: I0c8ba5a2c5b0eb167f5f1e7cc1281b9f081dd5d6
Reviewed-on: http://git-master/r/5569
Tested-by: Aleksandr Frid <afrid@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
It is recommended by ASIC to enable the new slave whenever
new master is enable in i2c controller. It should be enable
even if the controller only works in master mode. This will
avoid the misbehaving of the old slave which is enable by default.
Change-Id: Ifd2a9626d95e97865cc4f6b7151b2cb47a14840f
(cherry picked from commit 498b4e1e113b8db86d5af5425476d2aac5f75442)
Reviewed-on: http://git-master/r/5489
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Tested-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
Stub driver is modified to return success from all the relevant APIs
to prevent failure of probe of tegra-battery driver. If there is no
battery driver then MSD cannot be turned on.
Also removing the dummy driver for whistler as it is now redundant
since stub driver is being used for whistler.
Bug: 715515
Change-Id: Icc922dc9e2016c783d005b5467983553d05a1028
Reviewed-on: http://git-master/r/5467
Tested-by: Abhishek Aggarwal <aaggarwal@nvidia.com>
Reviewed-by: Laxman Dewangan <ldewangan@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
Enable CONFIG_HIGHMEM to support 1GB RAM on whistler.
Bug 715041
Change-Id: I55ffca382b531782173da6bfa517459b6427348a
Reviewed-on: http://git-master/r/5313
Tested-by: Krishna Reddy <vdumpa@nvidia.com>
Reviewed-by: Jonathan Mayo <jmayo@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|
|
Implemented EMC digital DLL setting dependency on process variations
and scaling frequency.
Bug 722439
Change-Id: I558f2dfbfe09eb16010875f2ba8a1a963c95e50f
Reviewed-on: http://git-master/r/5383
Tested-by: Aleksandr Frid <afrid@nvidia.com>
Reviewed-by: Yu-Huan Hsu <yhsu@nvidia.com>
|