// SPDX-License-Identifier: GPL-2.0+ /* * Copyright 2019~2020 NXP */ /delete-node/ &enet1_lpcg; /delete-node/ &fec2; /delete-node/ &mlb; /delete-node/ &mlb_lpcg; &usdhc1 { compatible = "fsl,imx8qxp-usdhc", "fsl,imx7d-usdhc"; interrupts = ; }; &usdhc2 { compatible = "fsl,imx8qxp-usdhc", "fsl,imx7d-usdhc"; interrupts = ; }; &usdhc3 { compatible = "fsl,imx8qxp-usdhc", "fsl,imx7d-usdhc"; interrupts = ; }; &enet0_lpcg { clocks = <&conn_enet0_root_clk>, <&conn_enet0_root_clk>, <&conn_axi_clk>, <&clk IMX_SC_R_ENET_0 IMX_SC_C_TXCLK>, <&conn_ipg_clk>, <&conn_ipg_clk>; }; &usbotg1 { interrupts = ; /* * usbotg1 and usbotg2 share one clcok * scfw disable clock access and keep it always on * in case other core (M4) use one of these. */ clocks = <&clk_dummy>; }; &fec1 { compatible = "fsl,imx8qxp-fec", "fsl,imx8qm-fec"; interrupts = , , , ; assigned-clocks = <&clk IMX_SC_R_ENET_0 IMX_SC_C_CLKDIV>; assigned-clock-rates = <125000000>; }; &dma_apbh { compatible = "fsl,imx28-dma-apbh"; interrupts = , , , ; }; &gpmi { compatible = "fsl,imx8qxp-gpmi-nand"; interrupts = ; }; &conn_subsys { usb2_2_lpcg: clock-controller@5b280000 { compatible = "fsl,imx8qxp-lpcg"; reg = <0x5b280000 0x10000>; #clock-cells = <1>; bit-offset = <28>; clocks = <&conn_ipg_clk>; clock-output-names = "usboh3_2_phy_ipg_clk"; power-domains = <&pd IMX_SC_R_USB_1_PHY>; }; conn_enet0_root_clk: clock-conn-enet0-root { compatible = "fixed-clock"; #clock-cells = <0>; clock-frequency = <250000000>; clock-output-names = "conn_enet0_root_clk"; }; eqos_lpcg: clock-controller@5b240000 { compatible = "fsl,imx8qxp-lpcg"; reg = <0x5b240000 0x10000>; #clock-cells = <1>; clocks = <&conn_enet0_root_clk>, <&conn_axi_clk>, <&conn_axi_clk>, <&clk IMX_SC_R_ENET_1 IMX_SC_PM_CLK_PER>, <&conn_ipg_clk>; bit-offset = <0 8 16 20 24>; clock-output-names = "eqos_ptp", "eqos_mem_clk", "eqos_aclk", "eqos_clk", "eqos_csr_clk"; power-domains = <&pd IMX_SC_R_ENET_1>; }; eqos: ethernet@5b050000 { compatible = "nxp,imx8dxl-dwmac-eqos", "snps,dwmac-5.10a"; reg = <0x5b050000 0x10000>; interrupt-parent = <&gic>; interrupts = , ; interrupt-names = "eth_wake_irq", "macirq"; clocks = <&eqos_lpcg 2>, <&eqos_lpcg 4>, <&eqos_lpcg 0>, <&eqos_lpcg 3>, <&eqos_lpcg 1>; clock-names = "stmmaceth", "pclk", "ptp_ref", "tx", "mem"; assigned-clocks = <&clk IMX_SC_R_ENET_1 IMX_SC_PM_CLK_PER>; assigned-clock-rates = <125000000>; power-domains = <&pd IMX_SC_R_ENET_1>; clk_csr = <0>; status = "disabled"; }; usbphy2: usbphy@0x5b110000 { compatible = "fsl,imx8qm-usbphy", "fsl,imx7ulp-usbphy", "fsl,imx6ul-usbphy", "fsl,imx23-usbphy"; reg = <0x5b110000 0x1000>; clocks = <&usb2_2_lpcg 0>; power-domains = <&pd IMX_SC_R_USB_1_PHY>; status = "disabled"; }; usbotg2: usb@5b0e0000 { compatible = "fsl,imx8qm-usb", "fsl,imx7ulp-usb"; reg = <0x5b0e0000 0x200>; interrupt-parent = <&gic>; interrupts = ; fsl,usbphy = <&usbphy2>; fsl,usbmisc = <&usbmisc2 0>; /* * usbotg1 and usbotg2 share one clcok * scfw disable clock access and keep it always on * in case other core (M4) use one of these. */ clocks = <&clk_dummy>; ahb-burst-config = <0x0>; tx-burst-size-dword = <0x10>; rx-burst-size-dword = <0x10>; #stream-id-cells = <1>; power-domains = <&pd IMX_SC_R_USB_1>; status = "disabled"; }; usbmisc2: usbmisc@5b0e0200 { #index-cells = <1>; compatible = "fsl,imx7ulp-usbmisc", "fsl,imx6q-usbmisc"; reg = <0x5b0e0200 0x200>; }; };