summaryrefslogtreecommitdiff
path: root/arch/mips/dts/luton_pcb090.dts
blob: 315172b19c54a1274eb7f95a67dcb062093a018e (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
/*
 * Copyright (c) 2018 Microsemi Corporation
 */

/dts-v1/;
#include "mscc,luton.dtsi"

/ {
	model = "Luton26 PCB090 Reference Board";
	compatible = "mscc,luton-pcb090", "mscc,luton";

	aliases {
		serial0 = &uart0;
		spi0 = &spi0;
	};

	chosen {
		stdout-path = "serial0:115200n8";
	};

	gpio-leds {
		compatible = "gpio-leds";

		status_green {
			label = "pcb090:green:status";
			gpios = <&sgpio 64 GPIO_ACTIVE_HIGH>; /* p0.2 */
			default-state = "on";
		};

		status_red {
			label = "pcb090:red:status";
			gpios = <&sgpio 65 GPIO_ACTIVE_HIGH>; /* p1.2 */
			default-state = "off";
		};
	};
};

&sgpio {
	status = "okay";
	gpio-ranges = <&sgpio 0 0 96>;
};

&uart0 {
	status = "okay";
};

&spi0 {
	status = "okay";
	spi-flash@0 {
		compatible = "spi-flash";
		spi-max-frequency = <18000000>; /* input clock */
		reg = <0>; /* CS0 */
		spi-cs-high;
	};
};

&mdio0 {
	status = "okay";
};

&port0 {
	phy-handle = <&phy0>;
};

&port1 {
	phy-handle = <&phy1>;
};

&port2 {
	phy-handle = <&phy2>;
};

&port3 {
	phy-handle = <&phy3>;
};

&port4 {
	phy-handle = <&phy4>;
};

&port5 {
	phy-handle = <&phy5>;
};

&port6 {
	phy-handle = <&phy6>;
};

&port7 {
	phy-handle = <&phy7>;
};

&port8 {
	phy-handle = <&phy8>;
};

&port9 {
	phy-handle = <&phy9>;
};

&port10 {
	phy-handle = <&phy10>;
};

&port11 {
	phy-handle = <&phy11>;
};