summaryrefslogtreecommitdiff
path: root/drivers/ddr/marvell/axp/ddr3_patterns_64bit.h
diff options
context:
space:
mode:
authorBryan Brattlof <bb@ti.com>2022-06-21 16:36:03 -0500
committerTom Rini <trini@konsulko.com>2022-07-06 14:30:51 -0400
commit10c8bafbc3cd9a6434318b82b64444488b7dd677 (patch)
tree8e648ee8a11b64aa1bee55d3cfcc34e3a794367c /drivers/ddr/marvell/axp/ddr3_patterns_64bit.h
parentfdd08f896bcfc513a4cb7799d0094e4fabc73531 (diff)
soc: soc_ti_k3: identify j7200 SR2.0 SoCs
Anytime a new revision of a chip is produced, Texas Instruments will increment the 4 bit VARIANT section of the CTRLMMR_WKUP_JTAGID register by one. Typically this will be decoded as SR1.0 -> SR2.0 ... however a few TI SoCs do not follow this convention. Rather than defining a revision string array for each SoC, use a default revision string array for all TI SoCs that continue to follow the typical 1.0 -> 2.0 revision scheme. Signed-off-by: Bryan Brattlof <bb@ti.com>
Diffstat (limited to 'drivers/ddr/marvell/axp/ddr3_patterns_64bit.h')
0 files changed, 0 insertions, 0 deletions