diff options
author | Neha Malcom Francis <n-francis@ti.com> | 2023-04-05 16:24:35 +0530 |
---|---|---|
committer | Tom Rini <trini@konsulko.com> | 2023-05-04 13:03:54 -0400 |
commit | 8048a34376b1fa5856d646e188311533c51729fc (patch) | |
tree | 7e5d6145ff6b76113d02152461a7d829f63ef95f /drivers/ddr/microchip/ddr2_regs.h | |
parent | 7f30eec1779b8f641b9563a1dab6a6865916ec01 (diff) |
k3: pmic: Clear ESM masks
ESM MCU masks must be set to 0h so that PMIC can handle errors
that require attention for example SYS_SAFETY_ERRn. The required bits
must be cleared: ESM_MCU_RST_MASK, ESM_MCU_FAIL_MASK, ESM_MCU_PIN_MASK.
If PMIC expected to handle errors, make sure EVM is configured to
connect SOC_SAFETY_ERRz (Main) to the PMIC.
Note that even though the User Guide for TPS65941 for J721E mentions
that these bits are reset to 0h; it is not reflected once board boots to
kernel, possibly due to NVM configurations. Eithercase, it is best to
account for this from R5 SPL side as well.
Signed-off-by: Neha Malcom Francis <n-francis@ti.com>
Diffstat (limited to 'drivers/ddr/microchip/ddr2_regs.h')
0 files changed, 0 insertions, 0 deletions