summaryrefslogtreecommitdiff
path: root/drivers/ddr
diff options
context:
space:
mode:
authorAlif Zakuan Yuslaimi <alif.zakuan.yuslaimi@intel.com>2025-02-18 16:34:50 +0800
committerTom Rini <trini@konsulko.com>2025-02-25 10:53:41 -0600
commit58ef50ff9af1ac64fbfdc05188e8f053bef811c4 (patch)
tree99fc160c852eac97a538530149068d9d7ba04d18 /drivers/ddr
parent9e7986e0610d4131592c5885aa669e607298e739 (diff)
drivers: clk: agilex5: Set PLL to asynchronous mode
PLL frequency would overshoot from the original target in synchronous mode during low VCC voltage condition. To resolve this issue, PLL is set to run on asynchronous mode instead of enabling synchronous mode in the clock driver. Signed-off-by: Muhammad Hazim Izzat Zamri <muhammad.hazim.izzat.zamri@altera.com> Signed-off-by: Alif Zakuan Yuslaimi <alif.zakuan.yuslaimi@altera.com> Reviewed-by: Tien Fong Chee <tien.fong.chee@altera.com>
Diffstat (limited to 'drivers/ddr')
0 files changed, 0 insertions, 0 deletions